• Reference Citation Analysis
  • v
  • v
  • Find an Article
Find an Article PDF (4631400)   Today's Articles (983)   Subscriber (49848)
For: Cui Y, Jeong JY, Gao Y, Pyo SG. Process Optimization of Via Plug Multilevel Interconnections in CMOS Logic Devices. Micromachines (Basel) 2019;11:E32. [PMID: 31881782 PMCID: PMC7019522 DOI: 10.3390/mi11010032] [Citation(s) in RCA: 3] [Impact Index Per Article: 0.6] [Reference Citation Analysis] [What about the content of this article? (0)] [Track Full Text] [Download PDF] [Figures] [Subscribe] [Scholar Register] [Received: 11/29/2019] [Revised: 12/17/2019] [Accepted: 12/24/2019] [Indexed: 11/16/2022]
Number Cited by Other Article(s)
1
Editorial for the Special Issue on the ICAE 2019. MICROMACHINES 2020;11:mi11090874. [PMID: 32962209 PMCID: PMC7570300 DOI: 10.3390/mi11090874] [Citation(s) in RCA: 0] [Impact Index Per Article: 0] [Reference Citation Analysis] [Track Full Text] [Download PDF] [Subscribe] [Scholar Register] [Received: 09/10/2020] [Accepted: 09/18/2020] [Indexed: 11/23/2022]
2
Cui Y, Jeong JY, Gao Y, Pyo SG. Effect of Contact Plug Deposition Conditions on Junction Leakage and Contact Resistance in Multilevel CMOS Logic Interconnection Device. MICROMACHINES 2020;11:mi11020170. [PMID: 32041270 PMCID: PMC7074618 DOI: 10.3390/mi11020170] [Citation(s) in RCA: 2] [Impact Index Per Article: 0.5] [Reference Citation Analysis] [Abstract] [Key Words] [Track Full Text] [Download PDF] [Figures] [Subscribe] [Scholar Register] [Received: 11/29/2019] [Revised: 01/24/2020] [Accepted: 02/06/2020] [Indexed: 11/16/2022]
PrevPage 1 of 1 1Next
© 2004-2024 Baishideng Publishing Group Inc. All rights reserved. 7041 Koll Center Parkway, Suite 160, Pleasanton, CA 94566, USA